opnsense-src/contrib/llvm/lib/Target/ARM/ARMTargetMachine.cpp

198 lines
7 KiB
C++
Raw Normal View History

2009-06-02 13:52:33 -04:00
//===-- ARMTargetMachine.cpp - Define TargetMachine for ARM ---------------===//
//
// The LLVM Compiler Infrastructure
//
// This file is distributed under the University of Illinois Open Source
// License. See LICENSE.TXT for details.
//
//===----------------------------------------------------------------------===//
//
//
//===----------------------------------------------------------------------===//
#include "ARMTargetMachine.h"
2009-10-14 13:57:32 -04:00
#include "ARMMCAsmInfo.h"
#include "ARMFrameLowering.h"
2009-06-02 13:52:33 -04:00
#include "ARM.h"
#include "llvm/PassManager.h"
#include "llvm/CodeGen/Passes.h"
#include "llvm/Support/CommandLine.h"
2009-10-14 13:57:32 -04:00
#include "llvm/Support/FormattedStream.h"
2009-06-02 13:52:33 -04:00
#include "llvm/Target/TargetOptions.h"
2009-10-14 13:57:32 -04:00
#include "llvm/Target/TargetRegistry.h"
2009-06-02 13:52:33 -04:00
using namespace llvm;
2010-03-21 06:49:05 -04:00
static MCAsmInfo *createMCAsmInfo(const Target &T, StringRef TT) {
2009-10-14 13:57:32 -04:00
Triple TheTriple(TT);
if (TheTriple.isOSDarwin())
2009-10-14 13:57:32 -04:00
return new ARMMCAsmInfoDarwin();
return new ARMELFMCAsmInfo();
2009-06-02 13:52:33 -04:00
}
// This is duplicated code. Refactor this.
static MCStreamer *createMCStreamer(const Target &T, const std::string &TT,
MCContext &Ctx, TargetAsmBackend &TAB,
raw_ostream &OS,
MCCodeEmitter *Emitter,
bool RelaxAll,
bool NoExecStack) {
Triple TheTriple(TT);
if (TheTriple.isOSDarwin())
return createMachOStreamer(Ctx, TAB, OS, Emitter, RelaxAll);
if (TheTriple.isOSWindows()) {
llvm_unreachable("ARM does not support Windows COFF format");
return NULL;
}
return createELFStreamer(Ctx, TAB, OS, Emitter, RelaxAll, NoExecStack);
}
2009-10-14 13:57:32 -04:00
extern "C" void LLVMInitializeARMTarget() {
// Register the target.
RegisterTargetMachine<ARMTargetMachine> X(TheARMTarget);
RegisterTargetMachine<ThumbTargetMachine> Y(TheThumbTarget);
2009-06-02 13:52:33 -04:00
2009-10-14 13:57:32 -04:00
// Register the target asm info.
RegisterAsmInfoFn A(TheARMTarget, createMCAsmInfo);
RegisterAsmInfoFn B(TheThumbTarget, createMCAsmInfo);
// Register the MC Code Emitter
TargetRegistry::RegisterCodeEmitter(TheARMTarget, createARMMCCodeEmitter);
TargetRegistry::RegisterCodeEmitter(TheThumbTarget, createARMMCCodeEmitter);
// Register the asm backend.
TargetRegistry::RegisterAsmBackend(TheARMTarget, createARMAsmBackend);
TargetRegistry::RegisterAsmBackend(TheThumbTarget, createARMAsmBackend);
// Register the object streamer.
TargetRegistry::RegisterObjectStreamer(TheARMTarget, createMCStreamer);
TargetRegistry::RegisterObjectStreamer(TheThumbTarget, createMCStreamer);
2009-06-02 13:52:33 -04:00
}
/// TargetMachine ctor - Create an ARM architecture model.
///
2009-10-14 13:57:32 -04:00
ARMBaseTargetMachine::ARMBaseTargetMachine(const Target &T,
const std::string &TT,
2009-06-27 06:44:33 -04:00
const std::string &FS,
bool isThumb)
2009-10-14 13:57:32 -04:00
: LLVMTargetMachine(T, TT),
Subtarget(TT, FS, isThumb),
2009-06-02 13:52:33 -04:00
JITInfo(),
InstrItins(Subtarget.getInstrItineraryData()) {
2009-06-02 13:52:33 -04:00
DefRelocModel = getRelocationModel();
}
2009-10-14 13:57:32 -04:00
ARMTargetMachine::ARMTargetMachine(const Target &T, const std::string &TT,
const std::string &FS)
: ARMBaseTargetMachine(T, TT, FS, false), InstrInfo(Subtarget),
2009-06-27 06:44:33 -04:00
DataLayout(Subtarget.isAPCS_ABI() ?
std::string("e-p:32:32-f64:32:64-i64:32:64-"
2010-07-13 13:19:57 -04:00
"v128:32:128-v64:32:64-n32") :
std::string("e-p:32:32-f64:64:64-i64:64:64-"
"v128:64:128-v64:64:64-n32")),
ELFWriterInfo(*this),
2010-05-27 11:15:58 -04:00
TLInfo(*this),
TSInfo(*this),
FrameLowering(Subtarget) {
if (!Subtarget.hasARMOps())
report_fatal_error("CPU: '" + Subtarget.getCPUString() + "' does not "
"support ARM mode execution!");
2009-06-27 06:44:33 -04:00
}
2009-10-14 13:57:32 -04:00
ThumbTargetMachine::ThumbTargetMachine(const Target &T, const std::string &TT,
const std::string &FS)
: ARMBaseTargetMachine(T, TT, FS, true),
InstrInfo(Subtarget.hasThumb2()
? ((ARMBaseInstrInfo*)new Thumb2InstrInfo(Subtarget))
: ((ARMBaseInstrInfo*)new Thumb1InstrInfo(Subtarget))),
2009-06-27 06:44:33 -04:00
DataLayout(Subtarget.isAPCS_ABI() ?
std::string("e-p:32:32-f64:32:64-i64:32:64-"
2010-07-13 13:19:57 -04:00
"i16:16:32-i8:8:32-i1:8:32-"
"v128:32:128-v64:32:64-a:0:32-n32") :
2009-06-27 06:44:33 -04:00
std::string("e-p:32:32-f64:64:64-i64:64:64-"
2010-07-13 13:19:57 -04:00
"i16:16:32-i8:8:32-i1:8:32-"
"v128:64:128-v64:64:64-a:0:32-n32")),
ELFWriterInfo(*this),
2010-05-27 11:15:58 -04:00
TLInfo(*this),
TSInfo(*this),
FrameLowering(Subtarget.hasThumb2()
? new ARMFrameLowering(Subtarget)
: (ARMFrameLowering*)new Thumb1FrameLowering(Subtarget)) {
2009-06-02 13:52:33 -04:00
}
// Pass Pipeline Configuration
bool ARMBaseTargetMachine::addPreISel(PassManagerBase &PM,
CodeGenOpt::Level OptLevel) {
if (OptLevel != CodeGenOpt::None)
PM.add(createARMGlobalMergePass(getTargetLowering()));
2009-06-02 13:52:33 -04:00
return false;
}
2009-06-02 13:52:33 -04:00
2009-06-27 06:44:33 -04:00
bool ARMBaseTargetMachine::addInstSelector(PassManagerBase &PM,
CodeGenOpt::Level OptLevel) {
2009-10-14 13:57:32 -04:00
PM.add(createARMISelDag(*this, OptLevel));
2009-06-02 13:52:33 -04:00
return false;
}
2009-06-27 06:44:33 -04:00
bool ARMBaseTargetMachine::addPreRegAlloc(PassManagerBase &PM,
CodeGenOpt::Level OptLevel) {
2009-10-14 13:57:32 -04:00
// FIXME: temporarily disabling load / store optimization pass for Thumb1.
if (OptLevel != CodeGenOpt::None && !Subtarget.isThumb1Only())
2009-06-14 05:23:33 -04:00
PM.add(createARMLoadStoreOptimizationPass(true));
if (OptLevel != CodeGenOpt::None && Subtarget.isCortexA9())
PM.add(createMLxExpansionPass());
2010-07-13 13:19:57 -04:00
2009-06-14 05:23:33 -04:00
return true;
}
2009-10-14 13:57:32 -04:00
bool ARMBaseTargetMachine::addPreSched2(PassManagerBase &PM,
CodeGenOpt::Level OptLevel) {
// FIXME: temporarily disabling load / store optimization pass for Thumb1.
2010-05-04 12:11:02 -04:00
if (OptLevel != CodeGenOpt::None) {
if (!Subtarget.isThumb1Only())
PM.add(createARMLoadStoreOptimizationPass());
if (Subtarget.hasNEON())
PM.add(createNEONMoveFixPass());
}
2009-06-02 13:52:33 -04:00
2009-11-18 09:58:34 -05:00
// Expand some pseudo instructions into multiple instructions to allow
// proper scheduling.
PM.add(createARMExpandPseudoPass());
2009-11-04 09:58:56 -05:00
if (OptLevel != CodeGenOpt::None) {
if (!Subtarget.isThumb1Only())
PM.add(createIfConverterPass());
}
2010-07-13 13:19:57 -04:00
if (Subtarget.isThumb2())
2009-10-14 13:57:32 -04:00
PM.add(createThumb2ITBlockPass());
2010-07-13 13:19:57 -04:00
return true;
}
bool ARMBaseTargetMachine::addPreEmitPass(PassManagerBase &PM,
CodeGenOpt::Level OptLevel) {
if (Subtarget.isThumb2() && !Subtarget.prefers32BitThumb())
2009-10-14 13:57:32 -04:00
PM.add(createThumb2SizeReductionPass());
2009-06-02 13:52:33 -04:00
2009-10-14 13:57:32 -04:00
PM.add(createARMConstantIslandPass());
return true;
2009-06-02 13:52:33 -04:00
}
2009-06-27 06:44:33 -04:00
bool ARMBaseTargetMachine::addCodeEmitter(PassManagerBase &PM,
CodeGenOpt::Level OptLevel,
JITCodeEmitter &JCE) {
2009-06-02 13:52:33 -04:00
// FIXME: Move this to TargetJITInfo!
if (DefRelocModel == Reloc::Default)
setRelocationModel(Reloc::Static);
// Machine code emitter pass for ARM.
PM.add(createARMJITCodeEmitterPass(*this, JCE));
2009-10-14 13:57:32 -04:00
return false;
}